Report Summary Product Info Name : VC Static Master Shell Version : T-2022.06 -- May 30, 2022 Report Info Created: Oct 14, 2023 14:12:01 TopLevelModule: router\_top Management Summary Total 13 Tree Summary Severity Stage Tag Count error STRUCTURAL\_CHECK STARC05-2.5.1.2
warning LANGUAGE\_CHECK STARC05-2.11.3.1
warning LANGUAGE\_CHECK STARC05-2.5.1.7
warning STRUCTURAL\_CHECK STARC05-1.3.1.3
info LANGUAGE\_CHECK ReportPortInfo-ML
info STRUCTURAL\_CHECK RegInputOutput-ML 12 Total 19 STARC05-2.5.1.2 (1 error/0 waived) Report Summary Product Info Name : VC Static Master Shell Version: T-2022.06 -- May 30, 2022 Report Info Created: Oct 14, 2023 15:51:37 TopLevelModule: router top Management Summary Stage Family Fatals Errors Warnings Infos
LANGUAGE\_CHECK CODING 0 0 0 1
STRUCTURAL\_CHECK CODING 0 1 0 13 0 1 0 Total 14 Tree Summary Severity Stage Tag Count error STRUCTURAL\_CHECK STARC05-2.5.1.2 1
info LANGUAGE\_CHECK ReportPortInfo-ML 1
info STRUCTURAL\_CHECK RegInputOutput-ML 13 15 Total

#### **Modified RTL Code:**

### **Router Top:**

```
module router_top(input clock, resetn, pkt_valid, read_enb_0, read_enb_1, read_enb_2,
                                  input [7:0]data_in,
                                  output vld_out_0, vld_out_1, vld_out_2, err, busy,
                                  output [7:0]data_out_0, data_out_1, data_out_2);
wire [2:0]write_enb;
wire[7:0]dout;
router_fifo FIFO_0(.clock(clock), .resetn(resetn), .soft_reset(soft_reset_0),
        .lfd_state(lfd_state), .write_enb(write_enb[0]), .data_in(dout), .read_enb(read_enb_0),
        .full(full_0), .empty(empty_0), .data_out(data_out_0));
router_fifo FIFO_1(.clock(clock), .resetn(resetn), .soft_reset(soft_reset_1),
        .lfd_state(lfd_state), .write_enb(write_enb[1]), .data_in(dout), .read_enb(read_enb_1),
        .full(full_1), .empty(empty_1), .data_out(data_out_1));
router_fifo FIFO_2(.clock(clock), .resetn(resetn), .soft_reset(soft_reset_2),
        .lfd_state(lfd_state), .write_enb(write_enb[2]), .data_in(dout), .read_enb(read_enb_2),
        .full(full_2), .empty(empty_2), .data_out(data_out_2));
router_sync SYNC(.clock(clock), .resetn(resetn), .data_in(data_in[1:0]), .detect_add(detect_add),
        .full_0(full_0), .full_1(full_1), .full_2(full_2), .read_enb_0(read_enb_0),
                         .read_enb_1(read_enb_1), .read_enb_2(read_enb_2),
.write_enb_reg(write_enb_reg),
                          .empty_0(empty_0), .empty_1(empty_1), .empty_2(empty_2),
. vld\_out\_0(vld\_out\_0), . vld\_out\_1(vld\_out\_1), . vld\_out\_2(vld\_out\_2), \\
                          .soft_reset_0(soft_reset_0), .soft_reset_1(soft_reset_1),
.soft_reset_2(soft_reset_2), .write_enb(write_enb), .fifo_full(fifo_full));
router_fsm FSM(.clock(clock), .resetn(resetn), .pkt_valid(pkt_valid),
                          .data_in(data_in[1:0]), .soft_reset_0(soft_reset_0),
.soft_reset_1(soft_reset_1), .soft_reset_2(soft_reset_2),
                          .fifo_full(fifo_full), .fifo_empty_0(empty_0), .fifo_empty_1(empty_1),
.fifo_empty_2(empty_2),
                          .parity_done(parity_done), .low_pkt_valid(low_pkt_valid), .busy(busy),
.rst_int_reg(rst_int_reg),
                          .full_state(full_state), .lfd_state(lfd_state), .laf_state(laf_state),
.ld_state(ld_state),
                          .detect_add(detect_add), .write_enb_reg(write_enb_reg));
router_reg REG(.clock(clock), .resetn(resetn), .pkt_valid(pkt_valid), .data_in(data_in),
                         .dout(dout), .fifo full(fifo full), .detect add(detect add),
                         .ld_state(ld_state), .laf_state(laf_state), .full_state(full_state),
                         .lfd_state(lfd_state), .rst_int_reg(rst_int_reg), .err(err),
.parity_done(parity_done), .low_pkt_valid(low_pkt_valid));
endmodule
```

### **Router FIFO**

```
module router_fifo (
 input clock,
 input resetn,
 input write_enb,
 input read_enb,
 input soft reset,
 input [7:0] data_in,
 input lfd_state,
 output reg [7:0] data_out,
 output empty,
 output full
);
integer i;
reg [8:0] mem [0:15];
reg [4:0] wr_pt;
reg [4:0] rd pt;
reg [6:0] fifo_counter;
reg lfd_state_s;
always@(posedge clock)
begin
if(!resetn)
begin
 fifo_counter <= 0;
end
else if(soft reset)
begin
 fifo_counter <= 0;
end
else if(read_enb & ~empty)
begin
 if(mem[rd_pt[3:0]][8] == 1'b1)
   fifo_counter <= mem[rd_pt[3:0]][7:2] + 1'b1;
 else if(fifo_counter != 0)
   fifo counter <= fifo counter - 1'b1;
end
end
always@(posedge clock)
begin
if(!resetn)
Ifd_state_s <= 0;</pre>
else
lfd_state_s <= lfd_state;</pre>
end
wire w1=(fifo_counter==0 && data_out !=0)?1'b1:1'b0;
always@(posedge clock)
begin
 if(!resetn)
    data_out <= 8'b00000000;
```

```
else if(soft_reset)
    data_out <= 8'bzzzzzzzz;</pre>
        else
        begin
          if(w1)
          data_out <= 8'bz;
          else if(read enb && ~empty)
          data_out <= mem[rd_pt[3:0]];
        end
end
always@(posedge clock)
begin
 if(!resetn)
  begin
         for(i = 0; i < 16; i = i + 1) begin
           mem[i] \le 0;
          end
        end
        else if(soft_reset)
        begin
        for(i = 0; i < 16; i = i + 1) begin
          mem[i] \le 0;
        end
         end
        else
        begin
          if(write_enb && !full)
           {mem[wr_pt[3:0]]}<= {Ifd_state_s,data_in};</pre>
                end
                end
always@(posedge clock)
begin
 if(!resetn) begin
   rd_pt <= 5'b00000;
         wr_pt <= 5'b00000;
         end
 else if(soft_reset) begin
   rd_pt <= 5'b00000;
         wr_pt <= 5'b00000;
         end
        else begin
         if(!full && write_enb)
         wr_pt <= wr_pt + 1;
         else
         wr_pt <= wr_pt;
         if(!empty && read_enb)
         rd_pt <= rd_pt + 1;
```

```
else
        rd_pt <= rd_pt;
        end
        end
assign full= (wr_pt=={~rd_pt[4],rd_pt[3:0]})?1'b1:1'b0;
assign empty=(wr_pt== rd_pt)?1'b1:1'b0;
endmodule
Router FSM
module router fsm(input clock,resetn,pkt valid,
                                input [1:0] data in,
                                input
fifo_full,fifo_empty_0,fifo_empty_1,fifo_empty_2,soft_reset_0,soft_reset_1,soft_reset_2,parity_don
e, low_pkt_valid,
                                output
write enb reg,detect add,ld state,laf state,lfd state,full state,rst int reg,busy);
parameter DECODE ADDRESS = 3'b000, LOAD FIRST DATA = 3'b001, LOAD DATA = 3'b010,
FIFO FULL STATE = 3'b011, LOAD AFTER FULL = 3'b100, LOAD PARITY = 3'b101,
CHECK_PARITY_ERROR = 3'b110, WAIT_TILL_EMPTY = 3'b111;
reg [2:0] present_state, next_state;
reg [2:0] addr;
//present state logic
always@(posedge clock)
begin
if(~resetn)
present state<= DECODE ADDRESS;</pre>
if((soft reset 0 && data in==2'b00) || (soft reset 1 && data in==2'b01) || (soft reset 2 &&
data_in==2'b10))
present state <= DECODE ADDRESS;
else
present_state <= next_state;
end
//internal variable addr logic
always@(posedge clock)
begin
if(~resetn)
addr<=0;
else if((soft_reset_0 && data_in==2'b00) || (soft_reset_1 && data_in==2'b01) || (soft_reset_2 &&
data_in==2'b10))
addr <= 0;
else if(detect add)
addr <= data_in;
```

```
end
```

```
//next state logic
always@(*)
begin
next_state = present_state;
begin
case(present_state)
DECODE ADDRESS: if((pkt valid && (data in==0) && fifo empty 0)||(pkt valid && (data in==1)
&& fifo empty 1) | | (pkt valid && (data in==2) && fifo empty 2))
next state=LOAD FIRST DATA;
else if((pkt_valid && (data_in==0) && ~fifo_empty_0) ||(pkt_valid && (data_in==1) &&
~fifo_empty_1) ||(pkt_valid && (data_in==2) && ~fifo_empty_2))
next_state=WAIT_TILL_EMPTY;
else next_state = DECODE_ADDRESS;
LOAD FIRST DATA: next state = LOAD DATA;
LOAD_DATA: if(fifo_full)
next state = FIFO FULL STATE;
else if(!fifo full && !pkt valid)
next state = LOAD PARITY;
else next state = LOAD DATA;
default : next_state = DECODE_ADDRESS;
LOAD_PARITY : next_state = CHECK_PARITY_ERROR;
CHECK PARITY ERROR: if(!fifo full)
next state = DECODE ADDRESS;
else
next_state = FIFO_FULL_STATE;
FIFO_FULL_STATE: if(fifo_full)
next state = FIFO FULL STATE;
next_state = LOAD_AFTER_FULL;
LOAD_AFTER_FULL : if(!parity_done && !low_pkt_valid)
next_state = LOAD_DATA;
else if(!parity done && low pkt valid)
next_state=LOAD_PARITY;
else next_state = DECODE_ADDRESS;
WAIT_TILL_EMPTY: if((fifo_empty_0 && (addr == 0)) | | (fifo_empty_1 && (addr ==1)) | |
(fifo empty 2 \&\& (addr == 2)))
next state = LOAD FIRST DATA;
else next_state = WAIT_TILL_EMPTY;
endcase
end
end
//output signals
assign detect_add = (present_state == DECODE_ADDRESS) ? 1'b1 : 1'b0;
assign lfd_state =(present_state==LOAD_FIRST_DATA) ? 1'b1 : 1'b0;
assign Id state=(present state==LOAD DATA)?1'b1:1'b0;
assign full state=(present state==FIFO FULL STATE)? 1'b1:1'b0;
assign laf_state=(present_state==LOAD_AFTER_FULL) ? 1'b1 : 1'b0;
assign rst_int_reg=(present_state==CHECK_PARITY_ERROR) ? 1'b1 : 1'b0;
```

```
assign
write_enb_reg=((present_state==LOAD_DATA)||(present_state==LOAD_AFTER_FULL)||(present_stat
e==LOAD_PARITY)) ? 1'b1 : 1'b0;
assign
busy=((present_state==LOAD_FIRST_DATA)||(present_state==FIFO_FULL_STATE)||(present_state==L
OAD_AFTER_FULL)||(present_state==LOAD_PARITY)||(present_state==CHECK_PARITY_ERROR)||(present_state==WAIT_TILL_EMPTY)) ? 1'b1 : 1'b0;
endmodule
```

# **Router Synchronizer**

```
module router_sync(input
clock,resetn,detect add,write enb reg,read enb 0,read enb 1,read enb 2,empty 0,empty 1,em
pty 2,full 0,full 1,full 2,
                                      input [1:0]data in,
                                       output wire vld_out_0,vld_out_1,vld_out_2,
                                       output reg [2:0]write_enb,
                                       output reg fifo_full, soft_reset_0,soft_reset_1,soft_reset_2);
reg [4:0] timer_0, timer_1, timer_2;
reg [1:0] int_addr_reg;
wire w1=(timer_0==5'd29)?1'b1:1'b0;
wire w2=(timer_1==5'd29)?1'b1:1'b0;
wire w3=(timer_2==5'd29)?1'b1:1'b0;
//timer_0 and soft_reset_0 logic
always@(posedge clock)
begin
if(~resetn)
 begin
  timer_0<=0;
  soft reset 0<=0;
  end
 else if(vld_out_0)
  begin
        if(!read_enb_0)
         begin
                if(w1==5'd29)
                 begin
                        soft_reset_0<=1'b1;
                        timer_0<=0;
                else
                 begin
             begin
                        soft_reset_0<=0;
                        timer_0<=timer_0+1'b1;
```

```
end
               end
       end
end
end
//timer_1 and soft_reset_1 logic
always@(posedge clock)
begin
if(~resetn)
 begin
  timer_1<=0;
  soft_reset_1<=0;
  end
 else if(vld_out_1)
  begin
        if(!read_enb_1)
         begin
                if(w2==5'd29)
                 begin
                        soft_reset_1<=1'b1;
                        timer_1<=0;
                       end
                else
                 begin
             begin
                        soft_reset_1<=0;
                        timer_1<=timer_1+1'b1;
                       end
               end
       end
end
end
//timer_2 and soft_reset_2 logic
always@(posedge clock)
begin
if(~resetn)
  begin
  timer_2<=0;
  soft_reset_2<=0;
  end
 else if(vld_out_2)
  begin
        if(!read_enb_2)
         begin
                if(w3==5'd29)
                 begin
                        soft_reset_2<=1'b1;
                        timer_2<=0;
                       end
```

```
else
                  begin
             begin
                        soft_reset_2<=0;
                        timer_2<=timer_2+1'b1;
                end
        end
end
end
//int_addr_reg logic
always@(posedge clock)
begin
if (~resetn)
  int addr reg<=0;
else if(detect_add)
  int_addr_reg<=data_in;</pre>
end
//write enb logic
always@(*)
begin
write enb=3'b000;
if(write_enb_reg)
begin
case(int_addr_reg)
2'b00 : write enb = 3'b001;
2'b01 : write enb = 3'b010;
2'b10 : write_enb = 3'b100;
default:write_enb = 3'b000;
endcase
end
end
//fifo_full logic
always@(*)
begin
 case(int_addr_reg)
2'b00 : fifo_full = full_0;
2'b01 : fifo_full = full_1;
2'b10 : fifo_full = full_2;
default:fifo_full = 1'b0;
endcase
end
assign vld_out_0 = ~empty_0;
assign vld_out_1 = ~empty_1;
assign vld_out_2 = ~empty_2;
endmodule
```

# **Router Register**

```
module router_reg(
input clock,
  input resetn,
  input pkt_valid,
  input [7:0] data_in,
  input fifo full,
  input detect_add,
  input ld_state,
  input laf_state,
  input full_state,
  input lfd_state,
  input rst_int_reg,
  output reg err,
  output reg parity_done,
  output reg low_pkt_valid,
  output reg [7:0] dout
);
  reg [7:0] Header_byte;
  reg [7:0] fifo_full_state_byte;
  reg [7:0] Packet_parity;
  reg [7:0] Internal_parity;
  // dout logic
  always @(posedge clock) begin
    if (~resetn) begin
       dout <= 8'b0;
    end else if (lfd_state) begin
       dout <= Header_byte;</pre>
    end else if (Id_state && ~fifo_full) begin
       dout <= data_in;</pre>
    end else if (laf_state) begin
       dout <= fifo_full_state_byte;</pre>
    end
  end
  // Header_byte and fifo_full_state_byte
  always @(posedge clock) begin
    if (~resetn) begin
       Header byte <= 8'b0;
       fifo_full_state_byte <= 8'b0;
    end else begin
       if (pkt_valid && detect_add) begin
         Header_byte <= data_in;</pre>
       end else if (ld_state && fifo_full) begin
         fifo_full_state_byte <= data_in;
       end
    end
  end
```

```
// parity_done logic
  always @(posedge clock) begin
    if (~resetn) begin
      parity_done <= 1'b0;
    end else begin
      if (Id_state && ~pkt_valid && ~fifo_full) begin
        parity_done <= 1'b1;
      end else if (laf_state && ~parity_done && low_pkt_valid) begin
        parity done <= 1'b1;
      end else begin
        if (detect add) begin
           parity_done <= 1'b0;
        end
      end
    end
  end
  // low_pkt_valid logic
  always @(posedge clock) begin
    if (~resetn) begin
      low pkt valid <= 1'b0;
    end else begin
      if (rst_int_reg) begin
        low_pkt_valid <= 1'b0;
      end else if (~pkt valid && ld state) begin
        low_pkt_valid <= 1'b1;</pre>
      end
    end
  end
  // Packet_parity logic
  always @(posedge clock) begin
    if (~resetn) begin
      Packet_parity <= 8'b0;
    end else if ((Id_state && ~pkt_valid && ~fifo_full) || (Iaf_state && low_pkt_valid &&
~parity_done)) begin
      Packet_parity <= data_in;
    end else if (~pkt valid && rst int reg) begin
      Packet parity <= 8'b0;
    end else begin
      if (detect_add) begin
        Packet parity <= 8'b0;
      end
    end
  end
  // internal_parity
  always @(posedge clock) begin
    if (~resetn) begin
      Internal_parity <= 8'b0;
    end else if (detect_add) begin
```

```
Internal_parity <=
  8'b0; end else if
  (Ifd_state) begin
    Internal_parity <= Header_byte;</pre>
  end else if (Id_state && pkt_valid && ~full_state) begin
    Internal_parity <= Internal_parity ^ data_in;</pre>
  end else if (~pkt_valid && rst_int_reg) begin
    Internal_parity <= 8'b0;</pre>
  e
n
d
e
n
d
// error logic
always @(posedge clock)
  beginif (~resetn) begin
    err <=
  1'b0; end
  else begin
    if (parity_done == 1'b1 && (Internal_parity != Packet_parity))
       beginerr <= 1'b1;
    end else
       begin
       err <=
       1'b0;
    e
  n
  d
  e
  n
  d
end
```

endmodule

| Managemen | t Summar | <br>V                |                   |          |          |       |  |
|-----------|----------|----------------------|-------------------|----------|----------|-------|--|
| Stage     |          |                      | Fatals            | Errors   | Warnings | Infos |  |
|           |          |                      |                   |          |          |       |  |
| LANGUAGE_ |          |                      | 0                 | 8        |          |       |  |
| STRUCTURA | L_CHECK  | CODING               | 0                 | 3        | 1        | 47    |  |
| Total     |          |                      | 0                 | 11       | 607      | 50    |  |
| TOLAL     |          |                      | U                 | 11       | 607      | 30    |  |
|           |          |                      |                   |          |          |       |  |
|           |          |                      |                   |          |          |       |  |
| Tree Summ | ary      |                      |                   |          |          |       |  |
| Severity  | Stage    |                      | Tag               |          | Count    |       |  |
|           |          |                      |                   |          |          |       |  |
| error     | LANGUAG  | E CHECK              | STARC05-2         | .10.3.2a | 7        |       |  |
| error     | LANGUAG  | E_CHECK              | W71               |          | 1        |       |  |
| error     |          | RAL_CHECK            | InferLatc         | h        | 3        |       |  |
| warning   | LANGUAG  |                      | NoAssignX         |          | 17       |       |  |
| warning   |          | E_CHECK              | STARC05-2         |          | 21       |       |  |
| warning   |          | E_CHECK              | STARC05-2         | .1.5.3   | 9        |       |  |
| warning   |          | E_CHECK              | STARC05-2         | .10.2.3  | 13       |       |  |
| warning   |          | E_CHECK              | STARC05-2         |          | 5        |       |  |
| warning   |          | E_CHECK              | STARC05-2         | .2.3.3   | 189 *    |       |  |
| warning   |          | E_CHECK              | W116              |          | 1        |       |  |
| warning   |          | E_CHECK              | W224              |          | 9        |       |  |
| warning   | LANGUAG  |                      | W240              |          | 3        |       |  |
| warning   | LANGUAG  |                      | W287a             |          | 4        |       |  |
| warning   | LANGUAG  |                      | W287b             |          | 31       |       |  |
|           |          | E_CHECK              | W415a             |          | 258 *    |       |  |
| warning   | LANCHAC  | E_CHECK              | W486              |          | 1        |       |  |
| warning   |          |                      |                   |          |          |       |  |
|           | LANGUAG  | E_CHECK<br>RAL CHECK | W528<br>STARC05-1 |          | 45<br>1  |       |  |

pport MobaXterm by subscribing to the professional edition here: https://mobaxterm.mobatek.net

| Management Summary                 |                |                      |                |         |          |       |  |  |  |  |
|------------------------------------|----------------|----------------------|----------------|---------|----------|-------|--|--|--|--|
| Stage                              |                | Family               | Fatals         | Errors  | Warnings | Infos |  |  |  |  |
| LANGUAGE_CHECK<br>STRUCTURAL_CHECK |                |                      |                | 0       | 582      | 3     |  |  |  |  |
|                                    |                | CODING               | 0              | 0       | 0        | 47    |  |  |  |  |
| Total                              |                |                      | 0              | 0       | 582      | 50    |  |  |  |  |
| Tree Summ                          | ary            |                      |                |         |          |       |  |  |  |  |
| Severity                           | Stage          |                      | Tag            |         | Count    |       |  |  |  |  |
| warning                            | LANGUAGE CHECK |                      | STARC05-2.     | 1.4.5   | 14       |       |  |  |  |  |
| warning                            |                | E_CHECK              |                |         |          |       |  |  |  |  |
| warning                            | LANGUAG        | E_CHECK              | STARC05-2.     | 10.2.3  | 13       |       |  |  |  |  |
| warning                            |                | E_CHECK              | STARC05-2.     | 11.3.1  | 5        |       |  |  |  |  |
| warning                            |                | E_CHECK              | STARC05-2.     | 2.3.3   | 189 *    |       |  |  |  |  |
| warning                            |                | E_CHECK              | W116           |         | 1        |       |  |  |  |  |
| warning                            |                | E_CHECK              | W224           |         | 9        |       |  |  |  |  |
| warning                            |                | E_CHECK              | W240           |         | 3        |       |  |  |  |  |
| warning                            |                | E_CHECK              | W287a<br>W287b |         | 4<br>31  |       |  |  |  |  |
| warning<br>warning                 |                | SE_CHECK<br>SE_CHECK | W2876<br>W415a |         | 258 *    |       |  |  |  |  |
| warn ing<br>warn ing               |                | E CHECK              | W415a<br>W486  |         | 238 ^    |       |  |  |  |  |
| warning<br>warning                 |                | E CHECK              | W528           |         | 45       |       |  |  |  |  |
| info                               |                | E CHECK              | ReportPort     | Info-ML | 1        |       |  |  |  |  |
| info                               |                | E CHECK              | W240           |         | 1        |       |  |  |  |  |
| info                               |                | E CHECK              | W528           |         | 1        |       |  |  |  |  |
| info                               |                | RAL_CHECK            | RegInputOu     | tput-ML | 47       |       |  |  |  |  |
| Total                              |                |                      |                |         | 632      |       |  |  |  |  |